Paper
13 November 2000 Fast multiply-accumulate architecture
Robert T. Grisamore, Earl E. Swartzlander Jr.
Author Affiliations +
Abstract
A high speed multiplier-accumulator (MAC) architecture is presented that accepts up to 2k pairs of n-bit 2's complement input operands and generates one 2n+k-bit result. The implementation uses a 2 stage pipelined multiplier with Dadda reduction and a single carry propagating adder. A significant speedup is achieved with this implementation over conventional MAC designs. The complexity is reduced slightly. An example design is presented with 24-bit input operands designed using a 0.35 micrometer CMOS technology.
© (2000) COPYRIGHT Society of Photo-Optical Instrumentation Engineers (SPIE). Downloading of the abstract is permitted for personal use only.
Robert T. Grisamore and Earl E. Swartzlander Jr. "Fast multiply-accumulate architecture", Proc. SPIE 4116, Advanced Signal Processing Algorithms, Architectures, and Implementations X, (13 November 2000); https://doi.org/10.1117/12.406506
Advertisement
Advertisement
RIGHTS & PERMISSIONS
Get copyright permission  Get copyright permission on Copyright Marketplace
KEYWORDS
Digital signal processing

Signal processing

CMOS technology

Computer architecture

Finite impulse response filters

Standards development

Clocks

Back to Top